Continue to Site

Welcome to our site!

Electro Tech is an online community (with over 170,000 members) who enjoy talking about and building electronic circuits, projects and gadgets. To participate you need to register. Registration is free. Click here to register now.

  • Welcome to our site! Electro Tech is an online community (with over 170,000 members) who enjoy talking about and building electronic circuits, projects and gadgets. To participate you need to register. Registration is free. Click here to register now.

MAXIMUM SAMPLING FREQUENCY OF TMS320f28377S

Status
Not open for further replies.
datasheet page 98, adc electrical characteristics. ADC conversion cycles is how many clock ticks per conversion, then the ADC has a maximum clock speed that drives it.
tHE MAXIMUM CLOCK IS 200mhz. Does it mean it can sample at 200MHz. I am sort of a rookie in micro controllers.
 
tHE MAXIMUM CLOCK IS 200mhz. Does it mean it can sample at 200MHz. I am sort of a rookie in micro controllers.
No. 200MHz is the maximum clock speed of the CPU, not of the ADC module. The ADC module runs off a slower clock. That's why it has a different max clock speed. This is listed in the same section in the datasheet. The ADC also takes more than one ADC clock cycle to do a conversion so it can't sample at it's own clock speed either.

You have the oscillator (like a crystal) which feeds into the PLL. The PLL multiplies that clock frequency. From there the clock frequency can get routed around to different things like the CPU and ADC, but before going to certain places it is stepped down again since not everything can run as fast as the CPU.
 
10.1.3.1 Clock Configuration
The base ADC clock is provided directly by the system clock (SYSCLK). This clock is used to generate the ADC acquisition window. The register ADCCTL2 has a PRESCALE field which determines the ADCCLK. The ADCCLK is used to clock the converter.
In 16-bit mode, the core requires approximately 29.5 ADCLCK cycles to process a voltage into a conversion result, while in 12-bit mode, this process requires approximately 10.5 ADCCLK cycles. The choice of resolution will also determine the necessary duration of the acquisition window, see Section 10.3.2.
User guides
There is no simple answer to the question. It looks like hours of reading and still not knowing.
 
Status
Not open for further replies.

New Articles From Microcontroller Tips

Back
Top