# **8-Bit Priority Encoder**

The MC14532B is constructed with complementary MOS (CMOS) enhancement mode devices. The primary function of a priority encoder is to provide a binary address for the active input with the highest priority. Eight data inputs (D0 thru D7) and an enable input (E<sub>in)</sub> are provided. Five outputs are available, three are address outputs (Q0 thru Q2), one group select (GS) and one enable output (E<sub>out</sub>).

## **Features**

- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load over the Rated Temperature Range
- These Devices are Pb-Free and are RoHS Compliant

## MAXIMUM RATINGS (Voltages Referenced to VSS)

| Rating                                            | Symbol                                | Value                         | Unit     |
|---------------------------------------------------|---------------------------------------|-------------------------------|----------|
| DC Supply Voltage Range                           | $V_{DD}$                              | -0.5 to +18.0                 | ٧        |
| Input or Output Voltage Range (DC or Transient)   | V <sub>in</sub> ,<br>V <sub>out</sub> | -0.5 to V <sub>DD</sub> + 0.5 | <b>V</b> |
| Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub>    | ±10                           | mA       |
| Power Dissipation, per Package (Note 1)           | P <sub>D</sub>                        | 500                           | mW       |
| Ambient Temperature Range                         | T <sub>A</sub>                        | -55 to +125                   | °C       |
| Storage Temperature Range                         | T <sub>stg</sub>                      | -65 to +150                   | °C       |
| Lead Temperature (8 Sec Soldering)                | TL                                    | 260                           | °C       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Temperature Derating:
 Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level

(e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.

## **TRUTH TABLE**

|     | Input |    |    |    |    |    |    | Outp | ut |    |    |    |      |
|-----|-------|----|----|----|----|----|----|------|----|----|----|----|------|
| Ein | D7    | D6 | D5 | D4 | D3 | D2 | D1 | D0   | GS | Q2 | Q1 | Q0 | Eout |
| 0   | Χ     | Χ  | Х  | Χ  | Х  | Х  | Х  | Х    | 0  | 0  | 0  | 0  | 0    |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 1    |
| 1   | 1     | Χ  | Х  | Х  | Х  | Х  | Х  | Х    | 1  | 1  | 1  | 1  | 0    |
| 1   | 0     | 1  | Х  | Х  | Х  | Х  | Х  | Х    | 1  | 1  | 1  | 0  | 0    |
| 1   | 0     | 0  | 1  | Х  | Х  | Х  | Х  | Х    | 1  | 1  | 0  | 1  | 0    |
| 1   | 0     | 0  | 0  | 1  | Х  | Х  | Х  | Х    | 1  | 1  | 0  | 0  | 0    |
| 1   | 0     | 0  | 0  | 0  | 1  | Х  | Х  | Х    | 1  | 0  | 1  | 1  | 0    |
| 1   | 0     | 0  | 0  | 0  | 0  | 1  | Х  | Х    | 1  | 0  | 1  | 0  | 0    |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 1  | Х    | 1  | 0  | 0  | 1  | 0    |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 0  | 0  | 0  | 0    |

X = Don't Care



## ON Semiconductor®

http://onsemi.com

**MARKING DIAGRAMS** 



MC14532BCP **AWLYYWWG** <u> ՄԱԱԱԱԱԱԱՄ</u>

PDIP-16 **P SUFFIX CASE 648** 





= Assembly Location

WL = Wafer Lot YY. Y = Year = Work Week ww = Pb-Free Package

## **PIN ASSIGNMENT**



## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| MC14532BCPG  | PDIP-16<br>(Pb-Free) | 500 Units / Rail      |
| MC14532BDG   | SOIC-16<br>(Pb-Free) | 48 Units / Rail       |
| MC14532BDR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                       |                     |                        | - 5                             | 5°C                  |                                | 25°C                                        |                      | 125                            | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|---------------------------------|----------------------|--------------------------------|---------------------------------------------|----------------------|--------------------------------|----------------------|------|
| Characteristic                                                                                                                        | Symbol              | V <sub>DD</sub><br>Vdc | Min                             | Max                  | Min                            | Typ<br>(Note 2)                             | Max                  | Min                            | Max                  | Unit |
| Output Voltage "0" L $V_{in} = V_{DD} \text{ or } 0$                                                                                  | vel V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                     | 0.05<br>0.05<br>0.05 | -<br>-<br>-                    | 0<br>0<br>0                                 | 0.05<br>0.05<br>0.05 | -<br>-<br>-                    | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub> "1" L                                                                                          | vel V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95           | -<br>-<br>-          | 4.95<br>9.95<br>14.95          | 5.0<br>10<br>15                             | -<br>-<br>-          | 4.95<br>9.95<br>14.95          | -<br>-<br>-          | Vdc  |
| Input Voltage "0" L (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc)            | vel V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                     | 1.5<br>3.0<br>4.0    | -<br>-<br>-                    | 2.25<br>4.50<br>6.75                        | 1.5<br>3.0<br>4.0    | -<br>-<br>-                    | 1.5<br>3.0<br>4.0    | Vdc  |
| "1" L<br>(V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                 | vel V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                | -<br>-<br>-          | 3.5<br>7.0<br>11               | 2.75<br>5.50<br>8.25                        | -<br>-<br>-          | 3.5<br>7.0<br>11               | -<br>-<br>-          | Vdc  |
|                                                                                                                                       | rce I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>- 0.64<br>-1.6<br>- 4.2 | -<br>-<br>-          | -2.4<br>- 0.51<br>-1.3<br>-3.4 | -4.2<br>- 0.88<br>- 2.25<br>- 8.8           | -<br>-<br>-          | -1.7<br>- 0.36<br>-0.9<br>-2.4 | -<br>-<br>-          | mAdc |
| (V <sub>OL</sub> = 0.4 Vdc)<br>(V <sub>OL</sub> = 0.5 Vdc)<br>(V <sub>OL</sub> = 1.5 Vdc)                                             | ink l <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2              | -<br>-<br>-          | 0.51<br>1.3<br>3.4             | 0.88<br>2.25<br>8.8                         | -<br>-<br>-          | 0.36<br>0.9<br>2.4             | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                         | I <sub>in</sub>     | 15                     | -                               | ± 0.1                | -                              | ±0.00001                                    | ± 0.1                | _                              | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                            | C <sub>in</sub>     | -                      | -                               | _                    | _                              | 5.0                                         | 7.5                  | _                              | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                    | I <sub>DD</sub>     | 5.0<br>10<br>15        | -<br>-<br>-                     | 5.0<br>10<br>20      | -<br>-<br>-                    | 0.005<br>0.010<br>0.015                     | 5.0<br>10<br>20      | -<br>-<br>-                    | 150<br>300<br>600    | μAdc |
| Total Supply Current (Notes 3, 4 (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | l <sub>T</sub>      | 5.0<br>10<br>15        |                                 | ,                    | $I_{T} = (3$                   | .74 μA/kHz)<br>3.65 μA/kHz)<br>3.73 μA/kHz) | f + I <sub>DD</sub>  | ,                              |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.005.

## SWITCHING CHARACTERISTICS ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) (Note 5)

| Characteristic                                                                                                                                                                                                                             | Symbol                                 | V <sub>DD</sub> | Min         | Typ<br>(Note 6)   | Max               | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------------|-------------------|-------------------|------|
| Output Rise and Fall Time $ \begin{array}{l} t_{TLH},t_{THL}=(1.5\;\text{ns/pF})\;C_L+25\;\text{ns} \\ t_{TLH},t_{THL}=(0.75\;\text{ns/pF})\;C_L+12.5\;\text{ns} \\ t_{TLH},t_{THL}=(0.55\;\text{ns/pF})\;C_L+9.5\;\text{ns} \end{array} $ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40   | 200<br>100<br>80  | ns   |
| Propagation Delay Time — $E_{in}$ to $E_{out}$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 120 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 77 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 55 ns                            | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 205<br>110<br>80  | 410<br>220<br>160 | ns   |
| Propagation Delay Time — $E_{in}$ to GS $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 90 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ 57 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 40 ns                                               | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 175<br>90<br>65   | 350<br>180<br>130 | ns   |
| Propagation Delay Time — $E_{in}$ to $Q_{n}$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_{L}$ + 195 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_{L}$ + 107 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_{L}$ + 75 ns                       | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 280<br>140<br>100 | 560<br>280<br>200 | ns   |
| Propagation Delay Time — $D_n$ to $Q_n$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 265 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 137 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 85 ns                                  | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 300<br>170<br>110 | 600<br>340<br>220 | ns   |
| Propagation Delay Time — $D_n$ to GS $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 195 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 107 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 75 \text{ ns}$    | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 280<br>140<br>100 | 560<br>280<br>200 | ns   |

- 5. The formulas given are for the typical characteristics only at 25°C.
  6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Typical Sink and Source **Current Characteristics** 

0

0

0

0

0

0

1

1

1

1

1

X X

Χ

Q1

Q2

GS

Figure 2. Typical Power Dissipation Test Circuit

GS

ې ۷<sub>SS</sub>

CL;

D7

**GENERATOR** 

 $(f_0)$ 





Figure 3. AC Test Circuit and Waveforms

## **LOGIC EQUATIONS**



Figure 4. Logic Diagram (Positive Logic)



Figure 5. Two MC14532B's Cascaded for 4-Bit Output

## **DIGITAL TO ANALOG CONVERSION**

The digital eight–bit word to be converted is applied to the inputs of the MC14512 with the most significant bit at X7 and the least significant bit at X0. A clock input of up to 2.5 MHz (at  $V_{DD}=10$  V) is applied to the MC14520B. A compromise between  $I_{bias}$  for the MC1710 and  $\Delta R$  between N and P–channel outputs gives a value of R of 33 k $\Omega$ . In order to filter out the switching frequencies, RC should be about 1.0 ms (if  $R=33~k\Omega$ ,  $C\approx0.03~\mu F$ ). The analog 3.0 dB bandwidth would then be dc to 1.0 kHz.

## **ANALOG TO DIGITAL CONVERSION**

An analog signal is applied to the analog input of the MC1710. A digital eight-bit word known to represent a digitized level less than the analog input is applied to the MC14512 as in the D to A conversion. The word is incremented at rates sufficient to allow steady state to be reached between incrementations (i.e. 3.0 ms). The output of the MC1710 will change when the digital input represents the first digitized level above the analog input. This word is the digital representation of the analog word.



Figure 6. Digital to Analog and Analog to Digital Converter

## **PACKAGE DIMENSIONS**

PDIP-16 CASE 648-08 **ISSUE T** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN | IETERS |  |
|-----|-------|-------|--------|--------|--|
| DIM | MIN   | MAX   | MIN    | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80  | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35   | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69   | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39   | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02   | 1.77   |  |
| G   | 0.100 | BSC   | 2.54   | BSC    |  |
| Н   | 0.050 | BSC   | 1.27   | BSC    |  |
| J   | 0.008 | 0.015 | 0.21   | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80   | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50   | 7.74   |  |
| М   | 0°    | 10 °  | 0°     | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51   | 1.01   |  |

## PACKAGE DIMENSIONS

## SOIC-16 CASE 751B-05 ISSUE K



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD
- PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0 °    | 7°     | 0 °       | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

## **SOLDERING FOOTPRINT**



ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative